Performance Optimization and Tuning Techniques for IBM Power Systems Processors Including IBM POWER8
An IBM Redbooks publication
Published 28 August 2015
IBM Form #: SG24-8171-01
Authors: Peter Bergner, Brian Hall, Alon Shalev Housfater, Madhusudanan Kandasamy, Tulio Magno, Alex Mericas, Steve Munroe, Mauricio Oliveira, Bill Schmidt, Will Schmidt, Bernard King Smith, Julian Wang, Suresh Warrier, David Wendt
This IBM® Redbooks® publication focuses on gathering the correct technical information, and laying out simple guidance for optimizing code performance on IBM POWER8® processor-based systems that run the IBM AIX®, IBM i, or Linux operating systems. There is straightforward performance optimization that can be performed with a minimum of effort and without extensive previous experience or in-depth knowledge.
The POWER8 processor contains many new and important performance features, such as support for eight hardware threads in each core and support for transactional memory. The POWER8 processor is a strict superset of the IBM POWER7+™ processor, and so all of the performance features of the POWER7+ processor, such as multiple page sizes, also appear in the POWER8 processor. Much of the technical information and guidance for optimizing performance on POWER8 processors that is presented in this guide also applies to POWER7+ and earlier processors, except where the guide explicitly indicates that a feature is new in the POWER8 processor.
This guide strives to focus on optimizations that tend to be positive across a broad set of IBM POWER® processor chips and systems. Specific guidance is given for the POWER8 processor; however, the general guidance is applicable to the IBM POWER7+, IBM POWER7®, IBM POWER6®, IBM POWER5, and even to earlier processors.
This guide is directed at personnel who are responsible for performing migration and implementation activities on POWER8 processor-based systems. This includes system administrators, system architects, network administrators, information architects, and database administrators (DBAs).
Related Blog Posts
Table of contents
Chapter 1. Optimization and tuning on IBM POWER8 processor-based systems
Chapter 2. The IBM POWER8 processor
Chapter 3. The IBM POWER Hypervisor
Chapter 4. IBM AIX
Chapter 5. IBM i
Chapter 6. Linux
Chapter 7. Compilers and optimization tools for C, C++, and Fortran
Chapter 8. Java
Chapter 9. IBM DB2
Chapter 10. IBM WebSphere Application Server
Appendix A. Analyzing malloc usage under IBM AIX
Appendix B. Performance tools and empirical performance analysis
Others who read this publication also read
Follow IBM Redbooks
Follow IBM Redbooks